DSpace Repository

Design and Analysis of an Experimental Data and Clock Multiplexing Technique for Generating Faster Single Wire Synchronous Data Bus

Show simple item record

dc.contributor.author Rahman, Hasib
dc.contributor.author Arefin, Md. Taslim
dc.date.accessioned 2022-02-01T06:17:01Z
dc.date.available 2022-02-01T06:17:01Z
dc.date.issued 2019
dc.identifier.uri http://dspace.daffodilvarsity.edu.bd:8080/handle/123456789/6935
dc.description.abstract This paper describes an experimental multiplexing technique to combine data and clock signal, intended to be used with single wire Bus. The experimental multiplexing technique uses the metastable state of 5v TTL standard to carry clock signal such that a single wire can be used to carry data in synchronous manner without any software based encoding. Computer based simulator is first used to verify the idea and later hardware prototype is constructed to verify the validity of the idea in real world condition. The circuits worked as predicted in the simulator and worked almost perfectly with minor unforeseen glitch in the hardware prototype. The data bit rate of the experimental method is compared to multiple existing one wire data Bus to reveal that the experimental method enables the Bus to carry data at bit rate which is 30% to 62 % higher than the standard bit rate of existing single wire data Bus. en_US
dc.language.iso en_US en_US
dc.publisher 2019 2nd International Conference on Innovation in Engineering and Technology (ICIET), IEEE en_US
dc.subject Clock Multiplexer en_US
dc.subject Synchronous bus en_US
dc.subject Single wire en_US
dc.title Design and Analysis of an Experimental Data and Clock Multiplexing Technique for Generating Faster Single Wire Synchronous Data Bus en_US
dc.type Article en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Browse

My Account

Statistics