DSpace Repository

Energy Efficient Instruction Register for Green Communication

Show simple item record

dc.contributor.author Siddiquee, Shah Md Tanvir
dc.contributor.author Kumar, Keshav
dc.contributor.author Pandey, Bishwajeet
dc.contributor.author Kumar, Abhishek
dc.date.accessioned 2022-02-15T04:18:22Z
dc.date.available 2022-02-15T04:18:22Z
dc.date.issued 2019-01
dc.identifier.uri http://dspace.daffodilvarsity.edu.bd:8080/handle/123456789/7140
dc.description.abstract Our work represents the interfacing of instruction register with FPGA. In this work we have taken three different FPGA of Virtex family that are Virtex 4, Virtex 5 and Virtex 6 and have observed the power variation of instruction register with this three FPGA. This experiment is done on a Xilinx 14.1 ISE design suite. And the power of instruction register with three FPGA is analyzed with an X Power tool. All the other chips power which is implanted on instruction register counts zero in total, dynamic and quiescent power consumption. In this experiment, only one LUT flip flop pair is used. On comparing the power of instruction register with the three FPGA of Virtex family, we concluded that 90 nm Virtex-4 FPGA requires the least power among all the three FPGA. en_US
dc.language.iso en_US en_US
dc.publisher International Journal of Engineering and Advanced Technology en_US
dc.subject Instruction register en_US
dc.subject FPGA en_US
dc.subject Virtex-4 en_US
dc.subject Virtex-6 en_US
dc.subject Power analysis. en_US
dc.subject Virtex-5 en_US
dc.title Energy Efficient Instruction Register for Green Communication en_US
dc.type Article en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Browse

My Account

Statistics